

biblioteka@mondragon.edu

This is an Accepted Manuscript version of the following article, accepted for publication in:

J. S. Artal-Sevil, J. Anzola, V. Ballestín-Bernad and J. L. Bernal-Agustín, "Analysis and Implementation of different non-isolated Partial-Power Processing Architectures based on the Cuk Converter," 2022 24th European Conference on Power Electronics and Applications (EPE'22 ECCE Europe), 2022, pp. 1-10.

© 2022 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

## Analysis and Implementation of different non-isolated Partial-Power Processing Architectures based on the Cuk Converter

J.S. Artal-Sevil<sup>1</sup>, J. Anzola<sup>2</sup>, V. Ballestín-Bernad<sup>1</sup>, J.L. Bernal-Agustín<sup>1</sup> <sup>1</sup>Department of Electrical Engineering. Polytechnic School of Engineering and Architecture, EINA. University of Zaragoza. Spain. <sup>2</sup>Electronics and Computer Science Department. Goi Eskola Politeknikoa-Orona Ideo-Fundazioa eraikina Mondragon Unibertsitatea. Spain. E-mail: {jsartal, ballestin, jlbernal}@unizar.es, janzola@mondragon.edu

# Acknowledgements

The authors would like to thank the support of Government of Aragon and the European Union for the project T28\_20R, "building Aragon from Europe". This work was supported in part by the Spanish MINECO under Grant RTC-2015-3358-5. The authors also want to thank the support of the IDI project, "study and analysis of partial-power processing architectures for the development of an on-board charger in electric and hybrid vehicles" with reference OTRI-2020/0416.

# Keywords

«Partial-Power Processing Converter (PPC)», «non-isolated bidirectional partial-power architectures», «DC-DC switched-mode power supplies», «high power», «Converter Modelling», «DC-fast charges», «battery energy storage system (BESS)», «Converter Design and Optimization», «on-board charger», «Hybrid Cuk converter».

# Abstract

This paper presents the analysis and study of different partial-power processing architectures based on the Cuk converter. Thus, the non-isolated topologies analyzed have been considered operative as voltage source converter (VSC). Likewise, the study of the converters is based on the continuous conduction mode (CCM). The partial-power topology has some advantages, such as high power density, small size, the decreased voltage in semiconductor devices, etc., this is because the DC-DC converter only processes a fraction of the total power. The purpose has been to compare the different topologies, Full-Power, Partial-Power, and hybrid-converters, in order to observe the advantages and drawbacks in each case. Among the parameters to be studied is the voltage stress in semiconductors as well as the voltage gain in each architecture. The effectiveness of these new converter architectures has been validated by the *Matlab/Simulink* software simulation. In this way, different simulation results are presented and analyzed throughout the paper. The purpose of this paper has been to study and explore the usefulness of the non-isolated Cuk converter with partial-power processing architecture for industrial power applications.

# 1. Introduction

The introduction of partial-power processing techniques can allow us to design and optimize converters. In this way, it is possible to implement smaller and cheaper power converters because now the power losses decrease. In recent years, these new design concepts have attracted the attention of engineers, converter designers, and researchers as an attractive solution for the development of industrial applications [1], [2]. While full-power converters process all the power flow that is supplied to the load, partial-power converters only process a fraction of this power flow, see Fig. 1. In this way, its power losses are lower than the full-power topology, meanwhile, the voltage and current stress in its semiconductor components also decrease.

The partial-power architecture has already been implemented in numerous industrial applications, such as battery charging systems in electric vehicles [3], power flow control in hybrid systems based on Fuel-Cell [4], energy distribution subsystems in wind turbines [5], integration of photovoltaic systems [6] [7], DC-power supply [8], active balancing of PV-arrays [9] or MPPT search algorithms in TEG systems [10], spacecraft [11], etc., in order to improve system performance. In summary, the partial-power converter can improve the efficiency of the whole system, while the equipment design costs are reduced. Although, there are also opposing opinions that doubt the improvement of performance in non-isolated partial-power topologies [12]. It is clear that isolated partial-power topologies cannot be used in industrial applications where isolation is not a design condition, or simply in those cases in which an improvement in system efficiency is sought.



Fig. 1. Concept of power flow in partial-power converter. The converter only processes a fraction of the power supplied to the load. In this case, as an advantage the partial-power processing, the power losses are lower than in the full converter.

Partial-power architecture has some advantages over full converters, such as high power density, small size, and decreased voltage stress in semiconductor devices. These new topologies are being applied in high-power automotive applications. Some examples of applications developed are the fast-charging station for battery electric vehicles (BEV) and plug-in hybrids (PHEV) [13-15], DC-power distribution for LVDC/MVDC systems [16], a DC-DC mode switching power supply [17], a high-power battery energy storage system (BESS) [18] [19], etc.

In this paper, the authors propose different partial-power processing architectures based on the Cuk converter. These DC-DC converter topologies are intended for industrial application design or auxiliary systems in electric vehicles such as smart on-board chargers, auxiliary power supplies, etc. The main objective is to validate the advantages and drawbacks of the partial-power processing strategy in converter design. To increase the conversion efficiency and the voltage gain, different topologies of step-up converters based on the Cuk model have been proposed. Thus, to contrast these ideas, multiple simulations using *Matlab-Simulink* software have been carried out.



Fig. 2. Block diagram of the power conversion system. Comparison between full-power converter (traditional DC-DC converter system) and partial-power processing architecture (series-connected DC-DC converter system). In this case, the partial-power converter processes a fraction of the load's power.

This document is organized as follows. Section 1 shows a brief introduction associated with the problem addressed. Section 2 presents the mathematical analysis of the Cuk converter in partial-power processing architecture. Different hybrid topologies based on the Cuk converter are analyzed in Section 3. Meanwhile, section 4 shows the simulation results obtained in each case analyzed. The software used

has been *Matlab/Simulink*. Finally, the conclusions and some brief considerations are described in Section 5.

### 2. Cuk Converter in Partial-Power Processing Architecture

Figure 2 shows the basic concept of power flow in partial-power architecture. The diagram shows a comparison between the full-power converter (traditional DC-DC converter) and the partial-power converter. Its objective is to reduce the power processed by the converter, in order to increase the overall efficiency of the system. The proposed converter has been derived from the typical Cuk converter, see Fig. 3.

To simplify the steady-state analysis of the proposed architecture, some assumptions are made, such as ideal switching devices and inductors, with no delay in the switching process. For a sampling time  $T_{SW}$ , the switch is ON-state for  $D \times T_{SW}$  and OFF-state for  $(1 - D) \times T_{SW}$ . Therefore, depending on the state of the switch, two modes of operation can be identified.



Fig. 3. Cuk converter in partial-power processing architecture.

*Mode 1:* ON-state  $[0 \le t \le D(t)T_{SW}]$ .

At the initial time t = 0, when switch  $SW_1$  turns on, diode  $D_1$  turns off. The inductor currents  $(i_{L1}, i_{L2})$  increase from their respective initial value. The voltage and current equations are as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt} = v_G; \quad v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = v_{C1} - v_C$$
(1)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = i_{L2}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L2} - i_O$$
(2)

$$v_O = v_G - (-v_C) \tag{3}$$

*Mode 2:* OFF-state  $[D(t)T_{SW} \le t \le T_{SW}]$ .

When switch  $SW_1$  turns off at t = D×T<sub>SW</sub>, diode  $D_1$  turns on. A similar analysis gives the equations for voltage and current as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{\partial t} = v_G - v_{C1}; \quad v_{L2}(t) = L_2 \frac{\partial i_{L2}}{\partial t} = -v_C$$
(4)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = -i_{L1}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L2} - i_O$$
(5)

The average inductor voltage  $(v_{L1}, v_{L2})$  must be zero at steady-state. Hence, analyzing the volt-sec balance for inductors  $(L_1, L_2)$  during a switching period  $T_{SW}$ , we obtain:

$$v_{L1}(t) = 0 \to v_G \cdot D(t) + \{v_G - v_{C1}\} \cdot \{1 - D(t)\} = 0$$
(6)

$$v_{L2}(t) = 0 \rightarrow \{v_{C1} - v_C\} \cdot D(t) - v_C \cdot \{1 - D(t)\} = 0$$
(7)

As input voltage ( $v_G$ ) is assumed to be constant over a switching period. Solving for steady-state output voltage  $v_O$  then,

$$v_0 = v_G \frac{1}{1 - D} \tag{8}$$

In this way, the voltage gain "M" of the Cuk converter in partial-power processing architecture will be

$$\frac{v_O}{v_G} = \frac{1}{1 - D} = M \tag{9}$$

Likewise, the instantaneous value in the duty cycle ratio D(t) depends on the input voltage  $v_G$ , and can be expressed as

$$D = 1 - \frac{v_G}{v_O} = 1 - \frac{1}{M}$$
(10)

Similarly, the average capacitor current ( $v_C$ ,  $v_{Cl}$ ) must be zero in steady-state. Hence, analyzing the current-sec balance for the capacitors (C,  $C_l$ ) during a  $T_{SW}$  switching period, we obtain:

$$i_{C1}(t) = 0 \to i_{L2} \cdot D(t) + (-i_{L1}) \cdot \{1 - D(t)\} = 0$$
(11)

$$i_C(t) = 0 \to \{i_{L2} - i_O\} \cdot D(t) + \{i_{L2} - i_O\} \cdot \{1 - D(t)\} = 0$$
(12)

Solving for the current in the inductors  $(i_{L1}, i_{L2})$  in steady-state then,

$$i_{L1} = i_{L2} \frac{D}{1-D}; \quad i_{L2} = i_0$$
 (13)



Fig. 4. Experimental testing of the Cuk converter in partial-power processing architecture.

And calculating the current  $i_G$  supplied by the voltage source  $v_G$ , we obtain (14).

$$i_G = i_{L1} + i_O = i_O \frac{1}{1 - D} \tag{14}$$

## 3. Improved Cuk Converter in Partial-Power Architecture

In this section, some modifications to the typical Cuk converter have been introduced. The objective is to obtain the voltage gain in the partial-power processing architecture in each of the cases analyzed. As in the previous discussion, in order to simplify the steady-state analysis, some assumptions are made, such as ideal switching devices and inductors.

Figure 5 shows the double inductor Cuk converter in partial-power processing architecture. In this case, the inductor  $L_I$  has been replaced by a network of diodes and coils. Again, for a  $T_{SW}$  sampling time, the switch is ON-state for  $D \times T_{SW}$  and OFF-state for  $(1 - D) \times T_{SW}$ . Therefore, depending on the state of the switch, two modes of operation can be identified.

### *Mode 1*: ON-state $[0 \le t \le D(t)T_{SW}]$ .

At the initial time t = 0, when switch  $SW_1$  turns on, diode  $D_1$  turns off. Likewise, diodes  $D_{N1}$  and  $D_{N2}$  are in conduction while diode  $D_{N3}$  remains in cut-off. The inductor currents  $(i_{L1}, i_{L2} \text{ and } i_{L3})$  increase from their respective initial value. In this case, the voltage and current equations are as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt} = v_G \; ; \; v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = v_G \tag{15}$$

$$v_{L3}(t) = L_3 \frac{\partial i_{L3}}{dt} = v_{C1} - v_C \tag{16}$$

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = i_{L3}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L3} - i_O$$
(17)

$$v_0 = v_G - (-v_C)$$
(18)



Fig. 5. Improved Cuk converter in partial-power processing architecture. Now the model has a double inductor at the input of the converter.

### *Mode 2:* OFF-state $[D(t)T_{SW} \le t \le T_{SW}]$ .

When switch  $SW_1$  turns off at  $t = D \times T_{SW}$ , diode  $D_1$  turns on. Now the  $D_{N1}$  and  $D_{N2}$  diodes turn off, meanwhile, the  $D_{N3}$  diode turns on. A similar analysis gives the equations for voltage and current as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt}; \quad v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt}$$
 (19)

$$v_{L1}(t) = v_{L2}(t); \quad v_{L1}(t) = \frac{1}{2}(v_G - v_{C1})$$
 (20)

$$v_{L3}(t) = L_3 \frac{\partial i_{L3}}{dt} = -v_C$$
(21)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = -i_{L1}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L3} - i_O$$
(22)

The average inductor voltage ( $v_{L1}$ ,  $v_{L2}$  and  $v_{L3}$ ) must be zero at steady-state. Hence, analyzing the voltsec balance for inductors ( $L_1$ ,  $L_3$ ) during a switching period  $T_{SW}$ , we obtain:

$$v_{L1}(t) = 0 \rightarrow v_G \cdot D(t) + \frac{1}{2} \{ v_G - v_{C1} \} \cdot \{ 1 - D(t) \} = 0$$
(23)

$$v_{L3}(t) = 0 \to \{v_{C1} - v_C\} \cdot D(t) - v_C \cdot \{1 - D(t)\} = 0$$
(24)



Fig. 6. Experimental testing of the improved Cuk converter in partial-power processing architecture.

As input voltage ( $v_G$ ) is assumed to be constant over a switching period. Solving for steady-state output voltage  $v_O$  then,

$$v_O = v_G \frac{1 + D^2}{1 - D}$$
(25)

In this case, a quadratic converter has been obtained, where the voltage gain "M" is,

$$\frac{v_O}{v_G} = \frac{1+D^2}{1-D} = M$$
(26)

Therefore, for the same value of the duty cycle D(t), the improved Cuk converter with a double inductor provides a higher voltage gain.

Another additional alternative to this Cuk architecture is the incorporation of the double capacitor  $C_1$ . Figure 7 shows the double capacitor Cuk converter in partial-power processing architecture. In this case, the capacitor  $C_1$  has been replaced by a network of diodes and capacitors. Again, for a  $T_{SW}$  sampling time, the switch is ON-state for  $D \times T_{SW}$  and OFF-state for  $(1 - D) \times T_{SW}$ . Therefore, depending on the state of the switch, two modes of operation can be identified.

### *Mode 1*: ON-state $[0 \le t \le D(t)T_{SW}]$ .

At the initial time t = 0, when switch  $SW_1$  turns on, diodes  $D_1$  and  $D_2$  turn off. The inductor currents ( $i_{L1}$ ,  $i_{L2}$ ) increase from their respective initial value. In this case, the voltage and current equations are as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt} = v_G; \quad v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = 2v_{C1} - v_C$$
(27)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = i_{L2}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L2} - i_O$$
(28)

$$v_O = v_G - \left(-v_C\right) \tag{29}$$



Fig. 7. Improved Cuk converter in partial-power processing architecture. Now the model has a double capacitor in the middle of the Cuk converter.

*Mode 2:* OFF-state  $[D(t)T_{SW} \le t \le T_{SW}]$ .

When switch  $SW_1$  turns off at t = D×T<sub>SW</sub>, diode  $D_1$  and  $D_2$  turn on. A similar analysis gives the equations for voltage and current as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt} = v_G - v_{C1}; \quad v_{C1} = v_{C2}$$
(30)

$$v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = v_{C1} - v_C$$
(31)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = \frac{1}{2} (i_{L2} - i_{L1})$$
(32)

$$i_C(t) = C \frac{\partial v_C}{\partial t} = i_{L2} - i_O \tag{33}$$

$$i_{D1} = i_{D2} = \frac{1}{2} (i_{L1} + i_{L2})$$
(34)

The average inductor voltage  $(v_{L1}, v_{L2})$  must be zero at steady-state. Hence, analyzing the volt-sec balance for inductors  $(L_1, L_2)$  during a switching period  $T_{SW}$ , we obtain:

$$v_{L1}(t) = 0 \to v_G \cdot D(t) + \{v_G - v_{C1}\} \cdot \{1 - D(t)\} = 0$$
(35)

$$v_{L2}(t) = 0 \rightarrow \{2v_{C1} - v_C\} \cdot D(t) + \{v_{C1} - v_C\} \cdot (1 - D(t)) = 0$$
(36)

As input voltage ( $v_G$ ) is assumed to be constant over a switching period. Solving for steady-state output voltage  $v_O$  then,

$$v_0 = v_G \frac{2}{1 - D}$$
(37)

In this new partial-power topology, the voltage gain "M" obtained in the improved Cuk converter is,

$$\frac{v_O}{v_G} = \frac{2}{1 - D} = M \tag{38}$$

Another additional topology is described in Fig. 8. In this case, the dual capacitor Cuk converter is shown in a partial-power processing architecture. Now, the initial capacitor  $C_1$  has been replaced by a network of diodes  $(D_{NI}, D_{N2}, D_{N3})$  and capacitors  $(C_1, C_2)$ . Again, for a  $T_{SW}$  sampling time, the switch is ON-state for  $D \times T_{SW}$  and OFF-state for  $(1 - D) \times T_{SW}$ . Therefore, depending on the state of the switch, two modes of operation can be identified.

#### *Mode 1:* ON-state $[0 \le t \le D(t)T_{SW}]$ .

At the initial time t = 0, when switch  $SW_l$  turns on, diodes  $D_{Nl}$  and  $D_{N2}$  turn on, while  $D_{N3}$  turns off. The inductor currents  $(i_{Ll}, i_{L2})$  increase from their respective initial value. In this case, the voltage and current equations are as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{dt} = v_G; \quad v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = v_{C1} - v_C$$
(39)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = \frac{1}{2} i_{L2}; \quad i_C(t) = C \frac{\partial v_C}{dt} = i_{L2} - i_O$$
(40)

$$v_O = v_G - \left(-v_C\right) \tag{41}$$

![](_page_7_Figure_8.jpeg)

Fig. 8. Dual capacitor Cuk converter in partial-power processing architecture.

#### *Mode 2:* OFF-state $[D(t)T_{SW} \le t \le T_{SW}]$ .

When switch  $SW_1$  turns off at t = D×T<sub>SW</sub>, diode  $D_{N1}$  and  $D_{N2}$  turn off, while  $D_{N3}$  turns on. A similar analysis gives the equations for voltage and current as follows:

$$v_{L1}(t) = L_1 \frac{\partial i_{L1}}{\partial t} = v_G - 2v_{C1}; \quad v_{C1} = v_{C2}$$
(42)

$$v_{L2}(t) = L_2 \frac{\partial i_{L2}}{dt} = -v_C$$
(43)

$$i_{C1}(t) = C_1 \frac{\partial v_{C1}}{dt} = -i_{L1}; \quad i_{C1} = i_{C2}$$
(44)

$$i_{C}(t) = C \frac{\partial v_{C}}{dt} = i_{L2} - i_{O}$$
(45)

$$i_{D3} = i_{L1}$$
 (46)

The average inductor voltage  $(v_{L1}, v_{L2})$  must be zero at steady-state. Hence, analyzing the volt-sec balance for inductors  $(L_1, L_2)$  during a switching period  $T_{SW}$ , we obtain:

i

$$v_{L1}(t) = 0 \to v_G \cdot D(t) + \{v_G - 2v_{C1}\} \cdot \{1 - D(t)\} = 0$$
(47)

$$v_{L2}(t) = 0 \to \{v_{C1} - v_C\} \cdot D(t) - v_C \cdot \{1 - D(t)\} = 0$$
(48)

As input voltage ( $v_G$ ) is assumed to be constant over a switching period. Solving for steady-state output voltage  $v_O$  then,

$$v_O = v_G \frac{2 - D}{2(1 - D)}$$
(49)

In this additional partial-power architecture, the voltage gain "M" obtained in the dual capacitor Cuk converter is,

$$\frac{v_O}{v_G} = \frac{2 - D}{2(1 - D)} = M \tag{50}$$

Table I shows a comparison between the voltage gains in different full-power and partial-power architectures. It should be noted that in the Cuk full-power topology, the output voltage  $v_0$  can be higher or lower than the input voltage  $v_G$ , as the duty cycle (D) increases. Whereas in Cuk partial-power architecture, the output voltage  $v_0$  is always higher than the input voltage  $v_G$  depending on the value adopted by the duty cycle (D). The non-isolated partial-power converter used has shown good results in terms of efficiency and power density. Traditionally, the load is connected to the output ( $v_C$ ) of the DC-DC converter. In other words, in the full-power topology, this converter processes all the power supplied to the load. Meanwhile, in partial-power architecture, the load is connected in series between the input voltage ( $v_G$ ) and the Cuk converter output ( $v_C$ ).

| TABLE I. COMPARISON DIFFERENT PROPOSED CUK |
|--------------------------------------------|
| CONVERTERS IN FULL-POWER AND PARTIAL-POWER |
| ARCHITECTURE.                              |
|                                            |

| Converter model                 | Voltage-Gain in<br>Full-Power | Voltage-Gain<br>in Partial- |
|---------------------------------|-------------------------------|-----------------------------|
| Buck-Boost<br>Converter         | $\frac{D}{(1-D)}$             | $\frac{1}{(1-D)}$           |
| Hybrid-Boost<br>Converter [20]  | $\frac{3-D}{(1-D)}$           |                             |
| Typical Cuk<br>Converter        | $\frac{D}{(1-D)}$             | $\frac{1}{(1-D)}$           |
| Improved Cuk<br>Converter (2L)  | $\frac{D(1+D)}{(1-D)}$        | $\frac{1+D^2}{(1-D)}$       |
| Improved Cuk<br>Converter (2C)  | $\frac{1+D}{(1-D)}$           | $\frac{2}{(1-D)}$           |
| Dual Capacitor<br>Cuk Converter | $\frac{D}{2(1-D)}$            | $\frac{2-D}{2(1-D)}$        |

 TABLE II. PARAMETERS ASSOCIATED WITH THE NON-ISOLATED

 CUK PARTIAL-POWER CONVERTER MODEL.

| Parameter                                         | Symbol                 | Value      |
|---------------------------------------------------|------------------------|------------|
| DC-bus voltage                                    | $v_G$                  | +25V       |
| Module internal resistance                        | <i>r</i> <sub>DC</sub> | 0.1Ω       |
| Cuk inductors                                     | $L_1, L_2$             | 2.5mH      |
| Cuk capacitor                                     | $C_1, C_2$             | 500µF      |
| Switching frequency                               | fsw                    | 20kHz      |
| Switch resistance S <sub>1</sub> , S <sub>2</sub> | Ron                    | 0.01Ω      |
| Schottky forward voltage                          | VF                     | 0.3V       |
| Snubber network                                   | Rs, Cs                 | 100kΩ; 1nF |
| Output Capacitor                                  | С                      | 250µF      |
| Load resistance                                   | $R_L$                  | 50Ω        |

## 4. Simulation Results

In order to study the properties and characteristics of the improved non-isolated Cuk converter in applied partial-power architecture, the topology shown in the previous figures has been modeled. The simulation software used has been *Matlab-Simulink*. At the same time, an average voltage mode control has been developed. Likewise, Table II contains some of the parameters used in the model.

Figure 8 represents the different voltages  $(v_{SI}, v_{DI})$  in the semiconductor devices and the voltage and current in the capacitor  $(v_{CI}, i_{CI})$  respectively, as well as the inductor currents  $(i_{LI}, i_{L2})$  of the non-isolated Cuk converter in the partial-power processing architecture. These waveforms correspond to the topology shown in Fig. 3. In this case, the switching frequency  $f_{SW}$  corresponds to  $f_{SW} = 20$ kHz.

Under these conditions, the following values were obtained: DC-bus voltage  $v_G = +25V$ , output voltage  $v_O = +100V$ , capacitor voltage  $C_I$  ( $v_{C1} = +100V$ ), average DC-bus current  $i_G = 8.212A$ , while the average currents of the inductors  $i_{L1} = 6.212A$  and  $i_{L2} = 2A$  and the value of the current in the load  $R_L$  is  $i_O = 2A$ . Meanwhile, the average switch current  $i_{SI}$  and the average diode current  $i_D$  are  $i_{S1} = 6.212A$  and  $i_D = 2A$ , respectively. In this case, for the Cuk partial-power topology, the duty cycle results  $D_{S1}|_{PP} = 0.756$ .

Figs. 9 and 10 show a comparison of the peak currents  $i_{Ll}$ ,  $i_{Sl}$  and  $i_{Cl}$  for the Cuk converter in full-power and partial-power topology. In both cases, an output voltage  $v_0 = +100V$  has been considered. Now in the full-power topology, the duty cycle corresponds to  $D_{S1}|_{FP} = 0,807$ . As can be seen in the figures, for the same power supplied to the  $R_L$  load, the peak currents are higher in the full-power topology than in the partial-power architecture. In the extended paper, more oscillograms will be shown comparing the different architectures discussed in the previous sections. In this way, the advantages and drawbacks of

![](_page_9_Figure_0.jpeg)

each of the architectures presented will be observed. The limitation of pages in the abstract has limited the simulation results shown.

Fig. 9. Steady-state response of the non-isolated Cuk converter in partial-power architecture:  $v_{SI}$ ,  $i_{L1}$ ,  $v_{S2}$ ,  $i_{L2}$ ,  $v_{CI}$  and  $i_{CI}$ . Voltages and currents to provide a converter output voltage  $v_0 = +100V$  (duty cycle D = 0.756).

![](_page_9_Figure_3.jpeg)

Fig. 10. Steady-state response of the non-isolated Cuk converter in full-power topology. Currents  $i_{L1}$ ,  $i_{S1}$  and  $i_{C1}$  to provide a converter output voltage  $v_0 = +100V$  (duty cycle  $D_{FP} = 0.807$ ).

![](_page_9_Figure_5.jpeg)

Fig. 11. Steady-state response of the non-isolated Cuk converter in partial-power topology. Currents  $i_{L1}$ ,  $i_{S1}$  and  $i_{C1}$  to provide a converter output voltage  $v_0 = +100V$  (duty cycle  $D_{PP} = 0.756$ ).

### 5. Conclusions

This paper presents the analysis of different non-isolated Cuk converters in partial-power processing architecture. The purpose has been to compare both architectures (full-power and partial-power converter) to validate their advantages. In the same way, the improved Cuk converter has been studied, analyzing its use in partial-power architecture. The different simulation models have been developed with the *Matlab-Simulink* software. The results obtained support the different equations of the mathematical model studied.

In view of the simulation results obtained, the stress on the different devices is higher in the full-power architecture than in the partial-power architecture, for the same power supplied to the load. The partial-power topology only processes a fraction of the supplied power, reducing power losses and increasing system efficiency. In this way, it is possible to reduce the cost, volume, and weight of the converter.

### References

- J. Anzola, I. Aizpuru, A. Arruti Romero, A. Alacano Loiti, R. Lopez-Erauskin, J.S. Artal-Sevil and C. Bernal, "Review of Architectures Based on Partial-Power Processing for DC-DC Applications". IEEE Access. IEEExplore Digital Library. Vol. 8, June 2020; pp.: 1-14.
- [2] H. Jeong, H. Lee, Y.C. Liu and K.A. Kim, "Review of Differential Power Processing Converter Techniques for Photovoltaic Applications". IEEE Transaction on energy Conversion. IEEExplore Digital Library. Vol. 34, issue:1, October 2018; pp.: 351-360.
- [3] V.M. Iyer, S. Gulur, G. Gohil, and S. Bhattacharya, "An Approach Towards Extreme Fast Charging Station Power Delivery for Electric Vehicles with Partial-Power Processing". IEEE Transactions on Industrial Electronics. IEEExplore Digital Library. Vol. 67, issue: 10, October 2020; pp.: 8076-8087.
- [4] J.S. Artal-Sevil, J.A. Domínguez, C. Bernal-Ruiz and A. Coronado-Mendoza, "Power Flow Control through Differential Power Processing to improve reliability in hybrid systems based on PEM-Fuel Cell". International Conference on Ecological Vehicles and Renewable Energies (EVER'20). IEEExplore Digital Library. September 2020, MonteCarlo (Mónaco); pp.: 1-12.
- [5] M. Pape and M. Kazerani, "Turbine Startup and Shutdown in Wind Farms Featuring Partial-Power Processing Converters". IEEE Open Access Journal of Power and Energy. IEEExplore Digital Library. Vol. 7, July 2020; pp.: 254-264.
- [6] J.R.R. Zientarski, M.L. da Silva, J. Renes Pinheiro and H. Leães Hey, "Evaluation of Power Processing in Series-Connected Partial-Power Converters". IEEE Journal of Emerging and Selected Topics in Power Electronics. IEEExplore Digital Library. Vol.: 7, issue: 1, March 2019; pp. 343–352.
- [7] J.W. Zapata, S. Kouro, G. Carrasco, H. Renaudineau and T.A. Meynard, "Analysis of Partial-Power DC–DC Converters for Two-Stage Photovoltaic Systems". IEEE Journal of Emerging and Selected Topics in Power Electronics. IEEExplore Digital Library. Vol.: 7, issue: 1, March 2019; pp. 591–603.
- [8] T. Kanstad, M.B. Lillholm and Z. Zhang, "Highly Efficient EV Battery Charger Using Fractional Charging Concept with SiC Devices". IEEE Applied Power Electronics Conference and Exposition (APEC'19). IEEExplore Digital Library. March 2019, Anaheim, CA, (USA); pp. 1601–1608.
- [9] S. Mallangada, M.O. Badawy and Y. Sozer, "A Novel Differential Power Processing Architecture for a Partially Shaded PV String Using Distributed Control". IEEE Energy Conversion Congress and Exposition (ECCE). IEEExplore Digital Library. September 2018, Portland (USA); pp. 6220–6227.
- [10] J.S. Artal-Sevil, C. Bernal-Ruiz, J. Beyza and V.M. Bravo, "Evaluation of a Thermoelectric Generation system based on Differential-Power Processing architecture under non-uniform temperature conditions" IEEE International Autumn Meeting on Power, Electronics and Computing (ROPEC'20). IEEExplore Digital Library. November 2020, Ixtapa (Mexico); pp.: 1-6.
- Library. November 2020, Ixtapa (Mexico); pp.: 1-6.
  [11] L. Chen, H. Wu, P. Xu, H. Hu and C. Wan, "A high step-down non-isolated bus converter with Partial-Power conversion based on synchronous LLC resonant converter". IEEE Applied Power Electronics Conference and Exposition (APEC'15). IEEExplore Digital Library. Charlotte, NC, USA. March 2015; pp.: 1950-1955.
- [12] T. Suntio and A. Kuperman, "Comments on "An efficient Partial-Power Processing DC/DC converter for distributed PV architectures"" IEEE Transactions on Power Electronics. IEEExplore Digital Library. vol. 30, no. 4. April 2015; pp.: 2372.
- [13] F. Hoffmann, J. Person, M. Andersen, M. Liserre, F.D. Freijedo and T. Wijekoon, "A multiport Partial-Power processing converter with energy storage integration for EV stationary charging". IEEE Journal of Emerging and Selected Topics in Power Electronics. IEEExplore Digital Library. August 2021; pp.: 1-13.
- [14] S. Rivera, J. Rojas, S. Kouro, P.W. Lehn, R. Lizana, H. Renaudineau and T. Dragicevic, "Partial-Power Converter Topology of Type II for Efficient Electric Vehicle Fast Charging". IEEE Journal of Emerging and Selected Topics in Power Electronics. IEEExplore Digital Library. October 2021; pp.: 1-10.
- [15] J. Anzola, I. Aizpuru, A. Arruti, A. Alacano, R. López, J.S. Artal-Sevil and C. Bernal, "Partial-Power Processing Based Charging Unit for Electric Vehicle Extreme Fast Charging Stations". IEEE Vehicle Power and Propulsion Conference (VPPC'20). IEEExplore Digital Library. November 2020; pp.: 1-6.
- [16] Y. Cao, M. Ngo, N. Yan, Y. Bai, R. Burgos and D. Dong, "DC Distribution Converter with Partial-Power Processing for LVDC/MVDC Systems". International Conference on DC Microgrids (ICDCM'21). IEEExplore Digital Library. July 2021; Arlington (USA); pp.: 1-8.
- [17] M.C. Mira, Z. Zhang, K.L. Jørgensen and A.E.M. Andersen, "Fractional Charging Converter With High Efficiency and Low Cost for Electrochemical Energy Storage Devices". IEEE Transactions on Industry Applications. IEEExplore Digital Library. Vol.: 55, issue: 6 Nov 2019; pp. 7461–7470.
- [18] J.S. Artal-Sevil, C. Bernal-Ruiz, J. Anzola, I. Aizpuru, A. Bono-Nuez and J.M. Sanz-Alcaine, "Partial Power Processing architecture applied to a Battery Energy Storage System" IEEE Vehicle Power and Propulsion Conference (VPPC'20). IEEExplore Digital Library. November-December 2020; Gijón (Spain) pp.: 1-6.
- [19] J.S. Artal-Sevil, V. Ballestín-Bernad, J. Anzola and J.A. Domínguez-Navarro, "High-Gain Non-isolated DC-DC Partial-Power Converter for Automotive Applications" IEEE Vehicle Power and Propulsion Conference (VPPC'21). IEEExplore Digital Library. October 2021; Gijón (Spain) pp.: 1-6.
- [20] M. Chen, K. Li and A. Ioinovici, "A family of high DC gain step-up non-isolated converters based on a new hybrid passive switching cell" 18th European Conference on Power Electronics and Applications (EPE'16 ECCE Europe). IEEExplore Digital Library. September 2016, Karlsruhe (Germany); pp.: 1-9.